SN74LS697DW 供应商
-
SN74LS697DW
品牌:TI 封装/批号:原厂原装/22+
SN74LS697DW 属性参数
- 标准包装:25
- 类别:集成电路 (IC)
- 家庭:逻辑 -计数器,除法器
- 系列:74LS
- 逻辑类型:二进制计数器
- 方向:上
- 元件数:1
- 每个元件的位元数:4
- 复位:异步
- 计时:同步
- 计数速率:-
- 触发器类型:正边沿
- 电源电压:4.75 V ~ 5.25 V
- 工作温度:0°C ~ 70°C
- 安装类型:表面贴装
- 封装/外壳:20-SOIC(0.295",7.50mm 宽)
- 供应商设备封装:20-SOIC
- 包装:管件
产品特性
- 4-Bit Counters/Registers
- Multiplexed Outputs for Counter or Latched Data
- 3-State Outputs Drive Bus Lines Directly
- 'LS696 … Decade Counter, Direct Clear'LS697…Binary Counter, Direct Clear'LS699…Binary Counter, Synchronous Clear
产品概述
These low-power Schottky LSI devices incorporate synchronous up/down counters,
four-bit D-type registers, and quadruple two-line to one-line multiplexers
with three state outputs in a single 20-pin package. The up/down counters
are programmable from the data inputs and feature enable P\ and
enable T\ and a ripple-carry output for easy expansion. The register/counter
select input R/C\, selects the counter when low and the register
when high for the three-state outputs, QA, QB, QC, and QD. These outputs are rated at 12 and 24 milliamperes
(54LS/74LS) for good bus driving performance.
Both the counter CCK and register clock RCK are positive-edge triggered.
The counter clear CCLR\ is active low and is asynchronous on the
'LS696 and 'LS697, synchronous on the 'LS699. Loading of the counter is accomplished
when LOAD\ is taken low and a positive transition occurs on the
counter clock CCK.
Expansion is easily accomplished by connecting RCO\ of the first
stage to ENT\ of the second stage, etc. All ENP\ inputs
can be tied common and used as a master enable or disable control.