SN74LS377DWR 供应商
-
SN74LS377DWR
品牌:TI 封装/批号:原厂原装/22+ -
SN74LS377DWR2
品牌:ON 封装/批号:SOP7.2MM/23+
SN74LS377DWR 属性参数
- 标准包装:2,000
- 类别:集成电路 (IC)
- 家庭:逻辑 - 触发器
- 系列:74LS
- 功能:标准
- 类型:D 型总线
- 输出类型:非反相
- 元件数:1
- 每个元件的位元数:8
- 频率 - 时钟:40MHz
- 延迟时间 - 传输:17ns
- 触发器类型:正边沿
- 输出电流高,低:400µA, 8mA
- 电源电压:4.75 V ~ 5.25 V
- 工作温度:0°C ~ 70°C
- 安装类型:表面贴装
- 封装/外壳:20-SOIC(0.295",7.50mm 宽)
- 包装:带卷 (TR)
- 其它名称:296-3703-2
产品特性
- 'LS377 and 'LS378 Contain Eight and Six Flip-Flops, Respectively, with Single-Rail Outputs
- 'LS379 Contains Four Flip-Flops with Double-Rail Outputs
- Individual Data Input to Each Flip-Flop
- Applications Include: Buffer/Storage Registers Shift Registers Pattern Generators
- Buffer/Storage Registers
- Shift Registers
- Pattern Generators
产品概述
These monolithic, positive-edge-triggered flip-flops utilize TTL circuitry
to implement D-type flip-flop logic with an enable input. The 'LS377, 'LS378,
and 'LS379 devices are similar to 'LS273, 'LS174, and 'LS175, respectively,
but feature a common enable instead of a common clear.
Information at the D inputs meeting the setup time requirements is transferred
to the Q outputs on the positive-going edge of the clock pulse if the enable
input G\ is low. Clock triggering occurs at a particular voltage
level and is not directly related to the transition time of the positive-going
pulse. When the clock input is at either the high or low level, the D input
signal has no effect at the output. The circuits are designed to prevent false
clocking by transitions at the G\ input.
These flip-flops are guaranteed to respond to clock frequencies ranging
from 0 to 30 MHz while maximum clock frequency is typically 40 megahertz.
Typical power dissipation is 10 milliwatts per flip-flop.