SN74LS194AD 供应商
-
SN74LS194AD
品牌:TI 封装/批号:原厂原装/22+ -
SN74LS194AD
品牌:TI(德州仪器) 封装/批号:SOP-16/2022+ -
SN74LS194AD
品牌:TI 封装/批号:SOP16/23+
SN74LS194AD 属性参数
- 标准包装:40
- 类别:集成电路 (IC)
- 家庭:逻辑 - 移位寄存器
- 系列:74LS
- 逻辑类型:双向寄存器
- 输出类型:标准
- 元件数:1
- 每个元件的位元数:4
- 功能:通用
- 电源电压:4.75 V ~ 5.25 V
- 工作温度:0°C ~ 70°C
- 安装类型:表面贴装
- 封装/外壳:16-SOIC(0.154",3.90mm 宽)
- 供应商设备封装:16-SOIC N
- 包装:管件
- 其它名称:296-33975-5SN74LS194AD-ND
产品特性
- Parallel Inputs and Outputs
- Four Operating Modes: Synchronous Parallel Load Right Shift Left Shift Do Nothing
- Synchronous Parallel Load
- Right Shift
- Left Shift
- Do Nothing
- Positive Edge-Triggered Clocking
- Direct Overriding Clear
产品概述
These bidirectional shift registers are designed to incorporate virtually
all of the features a system designer may want in a shift register. The circuit
contains 46 equivalent gates and features parallel inputs, parallel outputs,
right-shift and left-shift serial inputs, operating-mode-control inputs, and
a direct overriding clear line. The register has four distinct modes of operation,
namely:
Synchronous parallel loading is accomplished by applying the four bits
of data and taking both mode control inputs, S0 and S1, high. The data are
loaded into the associated flip-flops and appear at the outputs after the
positive transition of the clock input. During loading, serial data flow is
inhibited.
Shift right is accomplished synchronously with the rising edge of the clock
pulse when S0 is high and S1 is low. Serial data for this mode is entered
at the shift-right data input. When S0 is low and S1 is high, data shifts
left synchronously and new data is entered at the shift-left serial input.
Clocking of the shift register is inhibited when both mode control inputs
are low. The mode controls of the SN54194/SN74194 should be changed only while
the clock input is high.