SN74LS175DR 供应商
-
SN74LS175DR
品牌:TI 封装/批号:原厂原装/22+ -
SN74LS175DR
品牌:TI 封装/批号:16SOIC/2019+ -
SN74LS175DR
品牌:TI(德州仪器) 封装/批号:SOIC-16_150mil/2022+ -
SN74LS175DR
品牌: 封装/批号:/23+ -
SN74LS175DR
品牌:TI 封装/批号:/2021+
SN74LS175DR 属性参数
- 标准包装:1
- 类别:集成电路 (IC)
- 家庭:逻辑 - 触发器
- 系列:74LS
- 功能:主复位
- 类型:D 型总线
- 输出类型:差分
- 元件数:1
- 每个元件的位元数:4
- 频率 - 时钟:40MHz
- 延迟时间 - 传输:13ns
- 触发器类型:正边沿
- 输出电流高,低:400µA, 8mA
- 电源电压:4.75 V ~ 5.25 V
- 工作温度:0°C ~ 70°C
- 安装类型:*
- 封装/外壳:*
- 包装:*
- 其它名称:296-31855-6
产品特性
- '174, 'LS174, 'S174 Contain Six Flip-Flops with Single-Rail Outputs
- '175, 'LS175, 'S175 Contain Four Flip-Flops with Double-Rail Outputs
- Three Performance Ranges Offered: See Table Lower Right
- Buffered Clock and Direct Clear Inputs
- Individual Data Input to Each Flip-Flop
- Applications include:
- Buffer/Storage Registers
- Shift Registers
- Pattern Generators
产品概述
These monolithic, positive-edge-triggered flip-flops utilize TTL circuitry to implement D-type flip-flop logic. All have a direct clear input, and the '175, 'LS175, and 'S175 feature complementary outputs from each flip-flop.
Information at the D inputs meeting the setup time requirements is transferred to the Q outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock input is at either the high or low level, the D input signal has no effect at the output.
These circuits are fully compatible for use with most TTL circuits.