SN74LS165ADR 供应商
-
SN74LS165ADR
品牌:TI 封装/批号:原厂原装/22+ -
SN74LS165ADR
品牌:TI 封装/批号:SOP-16/ -
SN74LS165ADR
品牌:TI/德州仪器 封装/批号:SOP16/21+ -
SN74LS165ADR
品牌:TI(德州仪器) 封装/批号:SOIC-16_150mil/2022+ -
SN74LS165ADR
品牌:TI 封装/批号:SOP/21+ -
SN74LS165ADR
品牌: 封装/批号:/连可连代销V -
SN74LS165ADR
品牌: 封装/批号:TSSOP/23+
SN74LS165ADR 属性参数
- 标准包装:1
- 类别:集成电路 (IC)
- 家庭:逻辑 - 移位寄存器
- 系列:74LS
- 逻辑类型:移位寄存器
- 输出类型:差分
- 元件数:1
- 每个元件的位元数:8
- 功能:并行或串行至串行
- 电源电压:4.75 V ~ 5.25 V
- 工作温度:0°C ~ 70°C
- 安装类型:*
- 封装/外壳:*
- 供应商设备封装:*
- 包装:*
- 其它名称:296-31854-6
产品特性
- Complementary Outputs
- Direct Overriding Load (Data) Inputs
- Gated Clock Inputs
- Parallel-to-Serial Data Conversion
产品概述
The 165 and LS165A are 8-bit serial shift registers that shift the data in the direction of QA toward QH when clocked. Parallel-in access to each stage is made available by eight individual, direct data inputs that are enabled by a low level at the shift/load (SH/LD\) input. These registers also feature gated clock (CLK) inputs and complementary outputs from the eighth bit. All inputs are diode-clamped to minimize transmission-line effects, thereby simplifying system design.Clocking is accomplished through a two-input positive-NOR gate, permitting one input to be used as a clock-inhibit function. Holding either of the clock inputs high inhibits clocking, and holding either clock input low with SH/LD\ high enables the other clock input. Clock inhibit (CLK INH) should be changed to the high level only while CLK is high. Parallel loading is inhibited as long as SH/LD\ is high. Data at the parallel inputs are loaded directly into the register while SH/LD\ is low, independently of the levels of CLK, CLK INH, or serial (SER) inputs.