SN74HC165PWRG3 供应商
-
SN74HC165PWRG3
品牌:TI 封装/批号:原厂原装/22+
SN74HC165PWRG3 属性参数
- 现有数量:0现货10,000Factory查看交期
- 价格:1 : ¥4.53000剪切带(CT)2,000 : ¥1.80066卷带(TR)
- 系列:74HC
- 包装:卷带(TR)剪切带(CT)? 得捷定制卷带
- 产品状态:在售
- 逻辑类型:移位寄存器
- 输出类型:补充型
- 元件数:1
- 每个元件位数:8
- 功能:并行或串行至串行
- 电压 - 供电:2V ~ 6V
- 工作温度:-40°C ~ 125°C
- 安装类型:表面贴装型
- 封装/外壳:16-TSSOP(0.173",4.40mm 宽)
- 供应商器件封装:16-TSSOP
产品特性
- Wide Operating Voltage Range of 2 V to 6 V
- Outputs Can Drive Up to 10 LSTTL Loads
- Low Power Consumption, 80-µA Maximum ICC
- Typical tpd = 13 ns
- ±4-mA Output Drive at 5 V
- Low Input Current of 1 µA Maximum
- Complementary Outputs
- Direct Overriding Load (Data) Inputs
- Gated Clock Inputs
- Parallel-to-Serial Data Conversion
- On Products Compliant to MIL-PRF-38535, All Parameters Are Tested Unless Otherwise Noted. On All Other Products, Production Processing Does Not Necessarily Include Testing of All Parameters.
产品概述
The SNx4HC165 devices are 8-bit parallel-load shift registers that, when clocked, shift
the data toward a serial (QH) output. Parallel-in access to each stage is
provided by eight individual direct data (A–H) inputs that are enabled by a low level at the
shift/load (SH/LD) input. The SNx4HC165 devices also feature a clock-inhibit
(CLK INH) function and a complementary serial (QH)
output.Clocking is accomplished by a low-to-high transition of the clock (CLK) input while SH/LD
is held high and CLK INH is held low. The functions of CLK and CLK INH are interchangeable. Because
a low CLK and a low-to-high transition of CLK INH also accomplish clocking, CLK INH must be changed
to the high level only while CLK is high. Parallel loading is inhibited when
SH/LD is held high. While SH/LD is low, the parallel
inputs to the register are enabled independently of the levels of the CLK, CLK INH, or serial (SER)
inputs.
SN74HC165PWRG3 数据手册
SN74HC165PWRG3 电路图