SN74F573DWR 供应商
-
SN74F573DWR
品牌:TI 封装/批号:原厂原装/22+ -
SN74F573DWR
品牌:TI(德州仪器) 封装/批号:SOIC-20_300mil/2022+ -
SN74F573DWR
品牌:TI 封装/批号:SOP-20/23+
SN74F573DWR 属性参数
- 标准包装:1
- 类别:集成电路 (IC)
- 家庭:逻辑 - 锁销
- 系列:74F
- 逻辑类型:D 型透明锁存器
- 电路:8:8
- 输出类型:三态
- 电源电压:4.5 V ~ 5.5 V
- 独立电路:1
- 延迟时间 - 传输:8.6ns
- 输出电流高,低:3mA,24mA
- 工作温度:0°C ~ 70°C
- 安装类型:表面贴装
- 封装/外壳:20-SOIC(0.295",7.50mm 宽)
- 供应商设备封装:20-SOIC
- 包装:®
- 其它名称:296-14822-6
产品特性
- Eight Latches in a Single Package
- 3-State Bus-Driving True Outputs
- Full Parallel Access for Loading
- Buffered Control Inputs
- Package Options Include Plastic Small-Outline Packages, Ceramic Chip Carriers, and Standard Plastic and Ceramic 300-mil DIPs
产品概述
These 8-bit latches feature 3-state outputs designed specifically
for driving highly capacitive or relatively low-impedance loads. They
are particularly suitable for implementing buffer registers, I/O
ports, bidirectional bus drivers, and working registers.The eight latches of the ´F573 are transparent D-type
latches. While the latch enable (LE) input is high, the Q outputs
follow the data (D) inputs. When the latch enable is taken low, the Q
outputs are latched at the logic levels set up at the D inputs.A buffered output enable
input can be used to place the eight outputs in either a normal logic
state (high or low logic levels) or a high- impedance state. In the
high-impedance state, the outputs neither load nor drive the bus
lines significantly. The high-impedance state and increased drive
provide the capability to drive bus lines without need for interface
or pullup components.The output enable
input does not affect the internal operations of the latches. Old
data can be retained or new data can be entered while the outputs are
in the high-impedance state.The SN54F573 is characterized for operation over the full military
temperature range of -55°C to 125°C. The SN74F573 is
characterized for operation from 0°C to 70°C.