SN74ALS374ANSR 供应商
-
SN74ALS374ANSR
品牌:TI 封装/批号:原厂原装/22+ -
SN74ALS374ANSR
品牌:TI(德州仪器) 封装/批号:SO-20/2022+
SN74ALS374ANSR 属性参数
- 标准包装:2,000
- 类别:集成电路 (IC)
- 家庭:逻辑 - 触发器
- 系列:74ALS
- 功能:标准
- 类型:D 型总线
- 输出类型:三态非反相
- 元件数:1
- 每个元件的位元数:8
- 频率 - 时钟:35MHz
- 延迟时间 - 传输:3ns
- 触发器类型:正边沿
- 输出电流高,低:2.6mA,24mA
- 电源电压:4.5 V ~ 5.5 V
- 工作温度:0°C ~ 70°C
- 安装类型:表面贴装
- 封装/外壳:20-SOIC(0.209",5.30mm 宽)
- 包装:带卷 (TR)
产品特性
- D-Type Flip-Flops in a Single Package With 3-State Bus Driving True Outputs
- Full Parallel Access for Loading
- Buffered Control Inputs
- Package Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) DIPs
产品概述
These octal D-type edge-triggered flip-flops feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.
On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.
A buffered output-enable (OE\) input places the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without interface or pullup components.
OE\ does not affect internal operations of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
The SN54ALS374A and SN54AS374 are characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ALS374A and SN74AS374 are characterized for operation from 0°C to 70°C.