SN74ALS175DR 供应商
-
SN74ALS175DR
品牌:TI 封装/批号:原厂原装/22+ -
SN74ALS175DR
品牌:TI(德州仪器) 封装/批号:SOIC-16/2022+ -
SN74ALS175DR
品牌:TI 封装/批号:/21+ -
SN74ALS175DR
品牌: 封装/批号:/23+
SN74ALS175DR 属性参数
- 标准包装:1
- 类别:集成电路 (IC)
- 家庭:逻辑 - 触发器
- 系列:74ALS
- 功能:主复位
- 类型:D 型总线
- 输出类型:差分
- 元件数:1
- 每个元件的位元数:4
- 频率 - 时钟:50MHz
- 延迟时间 - 传输:3ns
- 触发器类型:正边沿
- 输出电流高,低:400µA, 8mA
- 电源电压:4.5 V ~ 5.5 V
- 工作温度:0°C ~ 70°C
- 安装类型:表面贴装
- 封装/外壳:16-SOIC(0.154",3.90mm 宽)
- 包装:®
- 其它名称:296-14721-6
产品特性
- ALS174 and AS174 Contain Six Flip-Flops With Single-Rail Outputs
- ALS175 and AS175B Contain Four Flip-Flops With Double-Rail Outputs
- Buffered Clock and Direct-Clear Inputs
- Applications Include: Buffer/Storage Registers Shift Registers Pattern Generators
- Buffer/Storage Registers
- Shift Registers
- Pattern Generators
- Fully Buffered Outputs for Maximum Isolation From External Disturbances (AS Only)
产品概述
These positive-edge-triggered flip-flops utilize TTL circuitry to implement D-type flip-flop logic. All have a direct-clear (CLR)\ input. The ALS175 and AS175B feature complementary outputs from each flip-flop.Information at the data (D) inputs meeting the setup-time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock (CLK) input is at either the high or low level, the D-input signal has no effect at the output.These circuits are fully compatible for use with most TTL circuits.