SN54LS378J 供应商
-
SN54LS378J
品牌:Texas Instruments 封装/批号:CDIP16/21+ -
SN54LS378J
品牌:TI M 封装/批号:DIP/
SN54LS378J 属性参数
- 现有数量:0现货2,282Factory
- 价格:在售
- 系列:*
- 包装:管件
- 产品状态:在售
- 功能:-
- 类型:-
- 输出类型:-
- 元件数:-
- 每个元件位数:-
- 时钟频率:-
- 不同 V、最大 CL 时最大传播延迟:-
- 触发器类型:-
- 电流 - 输出高、低:-
- 电压 - 供电:-
- 电流 - 静态 (Iq):-
- 输入电容:-
- 工作温度:-
- 安装类型:-
- 供应商器件封装:-
- 封装/外壳:-
产品特性
- 'LS377 and 'LS378 Contain Eight and Six Flip-Flops, Respectively, with Single-Rail Outputs
- 'LS379 Contains Four Flip-Flops with Double-Rail Outputs
- Individual Data Input to Each Flip-Flop
- Applications Include: Buffer/Storage Registers Shift Registers Pattern Generators
- Buffer/Storage Registers
- Shift Registers
- Pattern Generators
产品概述
These monolithic, positive-edge-triggered flip-flops utilize TTL circuitry
to implement D-type flip-flop logic with an enable input. The 'LS377, 'LS378,
and 'LS379 devices are similar to 'LS273, 'LS174, and 'LS175, respectively,
but feature a common enable instead of a common clear.
Information at the D inputs meeting the setup time requirements is transferred
to the Q outputs on the positive-going edge of the clock pulse if the enable
input G\ is low. Clock triggering occurs at a particular voltage
level and is not directly related to the transition time of the positive-going
pulse. When the clock input is at either the high or low level, the D input
signal has no effect at the output. The circuits are designed to prevent false
clocking by transitions at the G\ input.
These flip-flops are guaranteed to respond to clock frequencies ranging
from 0 to 30 MHz while maximum clock frequency is typically 40 megahertz.
Typical power dissipation is 10 milliwatts per flip-flop.