NA555DR 供应商
NA555DR 属性参数
- 标准包装:1
- 类别:集成电路 (IC)
- 家庭:时钟/计时 - 可编程计时器和振荡器
- 系列:-
- 类型:555 型,计时器/振荡器(单路)
- 计数:-
- 频率:-
- 电源电压:4.5 V ~ 16 V
- 电流 - 电源:10mA
- 工作温度:-40°C ~ 105°C
- 封装/外壳:8-SOIC(0.154",3.90mm 宽)
- 包装:®
- 供应商设备封装:8-SOIC
- 安装类型:表面贴装
- 其它名称:296-21752-6
产品特性
- Timing From Microseconds to Hours
- Astable or Monostable Operation
- Adjustable Duty Cycle
- TTL-Compatible Output Can Sink or Source Up to 200 mA
- On Products Compliant to MIL-PRF-38535, All Parameters Are Tested Unless Otherwise Noted. On All Other Products, Production Processing Does Not Necessarily Include Testing of All Parameters.
产品概述
												These devices are precision timing circuits capable of producing accurate time delays or
 		oscillation. In the time-delay or mono-stable mode of operation, the timed interval is controlled
 		by a single external resistor and capacitor network. In the a-stable mode of operation, the
 		frequency and duty cycle can be controlled independently with two external resistors and a single
 		external capacitor.The threshold and trigger levels normally are two-thirds and one-third, respectively, of
 		VCC. These levels can be altered by use of the control-voltage terminal.
 		When the trigger input falls below the trigger level, the flip-flop is set, and the output goes
 		high. If the trigger input is above the trigger level and the threshold input is above the
 		threshold level, the flip-flop is reset and the output is low. The reset (RESET) input can override
 		all other inputs and can be used to initiate a new timing cycle. When RESET goes low, the flip-flop
 		is reset, and the output goes low. When the output is low, a low-impedance path is provided between
 		discharge (DISCH) and ground.The output circuit is capable of sinking or sourcing current up to 200 mA. Operation is
 		specified for supplies of 5 V to 15 V. With a 5-V supply, output levels are compatible with TTL
 		inputs.
											
											
										