JM38510/31512BEA 供应商
- 
									JM38510/31512BEA品牌:TI 封装/批号:CDIP/23+
JM38510/31512BEA 属性参数
- 现有数量:0现货1,716Factory
- 价格:在售
- 系列:*
- 包装:管件
- 产品状态:在售
- 逻辑类型:-
- 方向:-
- 元件数:-
- 每个元件位数:-
- 复位:-
- 定时:-
- 计数速率:-
- 触发器类型:-
- 电压 - 供电:-
- 工作温度:-
- 安装类型:-
- 封装/外壳:-
- 供应商器件封装:-
产品特性
- Internal Look-Ahead for Fast Counting
- Carry Output for n-Bit Cascading
- Synchronous Counting
- Synchronously Programmable
- Load Control Line
- Diode-Clamped Inputs
产品概述
												These synchronous, presettable counters feature an internal carry look-ahead
 for application in high-speed counting designs. The '160, '162, 'LS160A, 'LS162A,
 and 'S162 are decade counters and the '161, '163, 'LS161A, 'LS163A, and 'S163
 are 4-bit binary counters. Synchronous operation is provided by having all
 flip-flops clocked simultaneously so that the outputs change coincident with
 each other when so instructed by the count-enable inputs and internal gating.
 This mode of operation eliminates the output counting spikes that are normally
 associated with asynchronous (ripple clock) counters, however counting spikes
 may occur on the (RCO) ripple carry output. A buffered clock input triggers
 the four flip-flops on the rising edge of the clock input waveform.
 These counters are fully programmable; that is, the outputs may be preset
 to either level. As presetting is synchronous, setting up a low level at the
 load input disables the counter and causes the outputs to agree with the setup
 data after the next clock pulse regardless of the levels of the enable inputs.
 Low-to-high transitions at the load input of the '160 thru '163 should be
 avoided when the clock is low if the enable inputs are high at or before the
 transition. This restriction is not applicable to the 'LS160A thru 'LS163A
 or 'S162 or 'S163. The clear function for the '160, '161, 'LS160A, and 'LS161A
 is asynchronous and a low level at the clear input sets all four of the flip-flop
 outputs low regardless of the levels of clock, load, or enable inputs. The
 clear function for the '162, '163, 'LS162A, 'LS163A, 'S162, and 'S163 is synchronous
 and a low level at the clear input sets all four of the flip-flop outputs
 low after the next clock pulse, regardless of the levels of the enable inputs.
 This synchronous clear allows the count length to be modified easily as decoding
 the maximum count desired can be accomplished with one external NAND gate.
 The gate output is connected to the clear input to synchronously clear the
 counter to 0000 (LLLL). Low-to-high transitions at the clear input of the
 '162 and '163 should be avoided when the clock is low if the enable and load
 inputs are high at or before the transition.
 The carry look-ahead circuitry provides for cascading counters for n-bit
 synchronous applications without additional gating. Instrumental in accomplishing
 this function are two count-enable inputs and a ripple carry output. Both
 count-enable inputs (P and T) must be high to count, and input T is fed forward
 to enable the ripple carry output. The ripple carry output thus enabled will
 produce a high-level output pulse with a duration approximately equal to the
 high-level portion of the QA output. This high-level overflow ripple
 carry pulse can be used to enable successive cascaded stages. High-to-low
 level transitions at the enable P or T inputs of the '160 thru '163 should
 occur only when the clock input is high. Transitions at the enable P or T
 inputs of the 'LS160A thru 'LS163A or 'S162 and 'S163 are allowed regardless
 of the level of the clock input.
 'LS160A thru 'LS163A, 'S162 and 'S163 feature a fully independent clock
 circuit. Changes at control inputs (enable P or T, or load) that will modify
 the operating mode have no effect until clocking occurs. The function of the
 counter (whether enabled, disabled, loading, or counting) will be dictated
 solely by the conditions meeting the stable setup and hold times.
  
											
											
										