DS90CR215MTDX 供应商
-
DS90CR215MTDX
品牌:National Semiconductor 封装/批号:TSSOP48/21+ -
DS90CR215MTDX
品牌:NS 封装/批号:/2019+ -
DS90CR215MTDX
品牌:NS 封装/批号:SOP-8/23+ -
DS90CR215MTDX
品牌:NSC 封装/批号:TSSOP/23+ -
DS90CR215MTDX
品牌:NS/ELNAF 封装/批号:TSSOP/1920+ -
DS90CR215MTDX
品牌:TI 封装/批号:TSSOP/23+ -
DS90CR215MTDX/NOPB
品牌:TI(德州仪器) 封装/批号:TSSOP-48/2022+
DS90CR215MTDX 属性参数
- 制造商:National Semiconductor (TI)
- 激励器数量:3
- 接收机数量:21
- 数据速率:1386 Mbps
- 工作电源电压:3.3 V
- 最大功率耗散:1980 mW
- 最大工作温度:+ 85 C
- 封装 / 箱体:TSSOP-48
- 封装:Reel
- 最小工作温度:- 40 C
- 安装风格:SMD/SMT
- Supply Voltage - Max:3.6 V
- Supply Voltage - Min:3 V
- 类型:LVDS
产品特性
- Single +3.3V Supply
- Chipset (Tx + Rx) Power Consumption <250 mW (typ)
- Power-down Mode (<0.5 mW total)
- Up to 173 Megabytes/sec Bandwidth
- Up to 1.386 Gbps Data Throughput
- Narrow Bus Reduces Cable Size
- 290 mV Swing LVDS Devices for Low EMI
- +1V Common Mode Range (Around +1.2V)
- PLL Requires No External Components
- Low Profile 48-Lead TSSOP Package
- Rising Edge Data Strobe
- Compatible with TIA/EIA-644 LVDS Standard
- ESD Rating > 7 kV
- Operating Temperature: −40°C to +85°C
产品概述
The DS90CR215 transmitter converts 21 bits of CMOS/TTL data into three LVDS (Low Voltage
Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with
the data streams over a fourth LVDS link. Every cycle of the transmit clock 21 bits of input data
are sampled and transmitted. The DS90CR216 receiver converts the LVDS data streams back into 21
bits of CMOS/TTL data. At a transmit clock frequency of 66 MHz, 21 bits of TTL data are transmitted
at a rate of 462 Mbps per LVDS data channel. Using a 66 MHz clock, the data throughput is 1.386
Gbit/s (173 Mbytes/s). The multiplexing of the data lines provides a substantial cable reduction. Long distance
parallel single-ended buses typically require a ground wire per active signal (and have very
limited noise rejection capability). Thus, for a 21-bit wide data and one clock, up to 44
conductors are required. With the Channel Link chipset as few as 9 conductors (3 data pairs, 1
clock pair and a minimum of one ground) are needed. This provides a 80% reduction in required cable
width, which provides a system cost savings, reduces connector physical size and cost, and reduces
shielding requirements due to the cables' smaller form factor.The 21 CMOS/TTL inputs can support a variety of signal combinations. For example, five
4-bit nibbles plus 1 control, or two 9-bit (byte + parity) and 3 control.
DS90CR215MTDX 数据手册
DS90CR215MTDX 电路图
