IC元器件

CDCVF2310PWG4

参考价格:$5.5125

Texas Instruments 时钟/计时 - 时钟缓冲器,驱动器

CDCVF2310PWG4 供应商

CDCVF2310PWG4 属性参数

  • 标准包装:60
  • 类别:集成电路 (IC)
  • 家庭:时钟/计时 - 时钟缓冲器,驱动器
  • 系列:-
  • 类型:扇出缓冲器(分配)
  • 电路数:1
  • 比率 - 输入:输出:1:10
  • 差分 - 输入:输出:无/无
  • 输入:LVTTL
  • 输出:LVTTL
  • 频率 - 最大:200MHz
  • 电源电压:2.3 V ~ 3.6 V
  • 工作温度:-40°C ~ 85°C
  • 安装类型:表面贴装
  • 封装/外壳:24-TSSOP(0.173",4.40mm 宽)
  • 供应商设备封装:24-TSSOP
  • 包装:管件

产品特性

  • High-Performance 1:10 Clock Driver
  • Operates up to 200 MHz at VDD 3.3 V
  • Pin-to-Pin Skew < 100 ps at VDD 3.3 V
  • VDD Range: 2.3 V to 3.6 V
  • Operating Temperature Range –40°C to 105°C
  • Supports 105ºC Ambient Temperature (see Thermal Considerations)
  • Output Enable Glitch Suppression
  • Distributes One Clock Input to Two Banks of Five Outputs
  • 25-Ω On-Chip Series Damping Resistors
  • Packaged in 24-Pin TSSOP

产品概述

The CDCVF2310 device is a high-performance, low-skew clock buffer that operates up to 200 MHz. Two banks of five outputs each provide low-skew copies of CLK. After power up, the default state of the outputs is low regardless of the state of the control pins. For normal operation, the outputs of bank 1Y[0:4] or 2Y[0:4] can be placed in a low state when the control pins (1G or 2G, respectively) are held low and a negative clock edge is detected on the CLK input. The outputs of bank 1Y[0:4] or 2Y[0:4] can be switched into the buffer mode when the control pins (1G and 2G) are held high and a negative clock edge is detected on the CLK input. The device operates in a 2.5-V and 3.3-V environment. The built-in output enable glitch suppression ensures a synchronized output enable sequence to distribute full period clock signals.The CDCVF2310 is characterized for operation from –40°C to 85°C.

CDCVF2310PWG4 电路图