CD4042BF 供应商
-
CD4042BF
品牌:Harris 封装/批号:CDIP16/21+ -
CD4042BF
品牌:H 封装/批号:DIP/9422 -
CD4042BF
品牌:TI 封装/批号:/8 -
CD4042BF
品牌:HAR 封装/批号:/2019+ -
CD4042BF3A
品牌:TI厂商 封装/批号:模块/23+ -
CD4042BF3A
品牌:TI 封装/批号:CDIP/23+
CD4042BF 属性参数
- 现有数量:0现货7,423Factory
- 价格:在售
- 系列:4000B
- 包装:管件
- 产品状态:在售
- 逻辑类型:D 型透明锁存器
- 电路:4:4
- 输出类型:补充型
- 电压 - 供电:3V ~ 18V
- 独立电路:1
- 延迟时间 - 传播:40ns @ 15V,50pF
- 电流 - 输出高、低:6.8mA,6.8mA
- 工作温度:-55°C ~ 125°C
- 安装类型:通孔
- 封装/外壳:16-CDIP(0.300",7.62mm)
- 供应商器件封装:16-CDIP
产品特性
- Clock polarity control
- Q and Q\ outputs
- Common Clock
- Low power TTL compatible
- Standardized, symmetrical output characteristics
- 100% tested for quiescent current at 20 V
- Maximum input current of 1 µA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C
- 5-V, 10-V, and 15-V parametric ratings
- Noise margin (full package-temperature range) = 1 V at VDD = 5 V 2 V at VDD = 10 V 2.5 V at VDD = 15 V
- Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of B Series CMOS Devices"
- Applications: Buffer storage Holding register General digital logic
- Buffer storage
- Holding register
- General digital logic
产品概述
CD4042B types contain four latch circuits, each strobed by a common clock. Complementary buffered outputs are available from each circuit. The impedance of the n- and p-channel output devices is balanced and all outputs are electrically identical.Information present at the data input is transferred to outputs Q and Q\ during the CLOCK level which is programmed by the POLARITY input. For POLARITY = 0 the transfer occurs during the 0 CLOCK level and for POLARITY = 1 the transfer occurs during the 1 CLOCK level. The outputs follow the data input providing the CLOCK and POLARITY levels defined above are present. When a CLOCK transition occurs (positive for POLARITY = 0 and negative for POLARITY = 1) the information present at the input during the CLOCK transition is retained at the output until an opposite CLOCK transition occurs.The CD4042B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffixes), 16-lead dual-in-line plastic package (E suffix), 16-lead small-outline packages (D, DR, DT, DW, DWR, and NSR suffixes), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).