74LVC1G374DCKRG4 供应商
-
74LVC1G374DCKRG4
品牌:TI 封装/批号:原厂原装/22+ -
74LVC1G374DCKRG4
品牌:TI(德州仪器) 封装/批号:SC-70-6/2022+
74LVC1G374DCKRG4 属性参数
- 标准包装:3,000
- 类别:集成电路 (IC)
- 家庭:逻辑 - 锁销
- 系列:74LVC
- 逻辑类型:D 型透明锁存器
- 电路:1:1
- 输出类型:三态
- 电源电压:1.65 V ~ 5.5 V
- 独立电路:1
- 延迟时间 - 传输:1ns
- 输出电流高,低:32mA,32mA
- 工作温度:-40°C ~ 85°C
- 安装类型:表面贴装
- 封装/外壳:6-TSSOP,SC-88,SOT-363
- 供应商设备封装:SC-70-6
- 包装:带卷 (TR)
产品特性
- Available in the Texas Instruments NanoStar and NanoFree Packages
- Supports 5-V VCC Operation
- Inputs Accept Voltages to 5.5 V
- Provides Down Translation to VCC
- Max tpd of 4 ns at 3.3 V
- Low Power Consumption, 10-μA Max ICC
- ±24-mA Output Drive at 3.3 V
- Ioff Supports Live Insertion, Partial-Power-Down Mode, and Back Drive Protection
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22 2000-V Human-Body Model (A114-A) 200-V Machine Model (A115-A) 1000-V Charged-Device Model (C101)
- 2000-V Human-Body Model (A114-A)
- 200-V Machine Model (A115-A)
- 1000-V Charged-Device Model (C101)
产品概述
This single D-type latch is designed for 1.65-V to 5.5-V VCC
operation.The SN74LVC1G374 features a 3-state output designed specifically for driving highly
capacitive or relatively low-impedance loads. This device is particularly suitable for implementing
buffer registers, input/output (I/O) ports, bidirectional bus drivers, and working
registers.NanoStar™ and NanoFree™ package technology is a major breakthrough in IC packaging
concepts, using the die as the package.On the positive transition of the clock (CLK) input, the Q output is set to the logic
level set up at the data (D) input.A buffered output-enable (OE) input can be used to place the
output in either a normal logic state (high or low logic levels) or the high-impedance state. In
the high-impedance state, the output neither loads nor drives the bus lines significantly. The
high-impedance state and increased drive provide the capability to drive bus lines without
interface or pullup components. OE does not affect the internal operations of the flip-flop. Old
data can be retained or new data can be entered while the outputs are in the high-impedance
state.To ensure the high-impedance state during power up or power down,
OE should be tied to VCC through a pullup resistor;
the minimum value of the resistor is determined by the current-sinking capability of the
driver.This device is fully specified for partial-power-down applications using
Ioff. The Ioff circuitry disables the outputs,
preventing damaging current backflow through the device when it is powered down.